Acta Scientiarum Naturalium Universitatis Pekinensis

Previous Articles     Next Articles

Novel Encoding Schemefor Folding and Interpolating ADC

LIU Zhen, JIA Song, WANG Yuan, JI Lijiu, ZHANG Xing   

  1. Key Laboratory of Microelectronic Devices and Circuits, Ministry of Education, Institute of Microelectronics, Peking University, Beijing 100871; , E-mail: jias@pku.edu.cn
  • Received:2008-09-19 Online:2009-07-20 Published:2009-07-20

一种适用于折叠插值型ADC的新型编码器

刘振,贾嵩,王源,吉利久,张兴   

  1. 北京大学微电子学研究院微电子器件与电路教育部重点实验室,北京100871;, E-mail: jias@pku.edu.cn

Abstract: A novel encoding scheme with high speed and low power is proposed for folding and interpolating ADC. In the encoder,XOR-OR encoding algorithmand a novel serial-parallel Domino circuit are adopted. A novel method for wide-range error correction and bit synchronization is presented. Simulation results show that the proposed encoder has about 56% decrease on power delay product compared to conventional ROMencoder and this encoder is more applicable for the folding and interpolating ADC with higher resolution.

Key words: folding and interpolating, XOR-OR, serial-parallel, Domino circuit, bit synchronization

摘要: 提出了一种新的适用于折叠插值型ADC的高速低功耗的编码器。该编码器使用异或-或算法完成码制转换,并且利用新的串并联多米诺电路来实现。另外,还提出了一种新的宽范围的误差校正和位同步方法应用于此编码器中。仿真结果表明,此种新型编码器的功耗延迟积比常用的ROM 编码器降低了约56%,而且更适用于较高位数的折叠插值型ADC中。

关键词: 折叠插值, 异或-或, 串并联, 多米诺电路, 位同步

CLC Number: